# **Common Mode Filter with ESD Protection**

#### **Functional Description**

The EMI4184 is an integrated common mode filter providing both ESD protection and EMI filtering for high speed digital serial interfaces such as HDMI or MIPI D-PHY.

The EMI4184 provides protection for two differential data line pairs in a small RoHS-compliant UDFN20 package.

### Features

- Highly Integrated Common Mode Filter (CMF) with ESD Protection provides protection and EMI reduction for systems using High Speed Serial Data Lines with cost and space savings over discrete solutions
- Large Differential Mode Bandwidth with Cutoff Frequency > 2 GHz
- High Common Mode Stop Band Attenuation: >25 dB at 700 MHz, >30 dB at 800 MHz
- Provides ESD Protection to IEC61000-4-2 Level 4, ±15 kV Contact Discharge
- Low Channel Input Capacitance Provides Superior Impedance Matching Performance
- Low Profile Package with Small Footprint in UDFN20 2 x 5 mm Pb-Free Package
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

# Applications

- HDMI/DVI Display in Mobile Phones
- MIPI D-PHY (CSI-2, DSI, etc) in Mobile Phones and Digital Still Cameras



ON

# **ON Semiconductor®**

http://onsemi.com





Note: Microdet may be in either leasti





#### ORDERING INFORMATION

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| EMI4184MUTAG | UDFN20<br>(Pb–Free) | 3000/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PIN FUNCTION DESCRIPTION

| Pin Name | Pin No. | Туре | Description                 |
|----------|---------|------|-----------------------------|
| ln_1+    | 1       | I/O  | CMF Channel 1+ to Connector |
| ln_1-    | 2       | I/O  | CMF Channel 1- to Connector |
| Out_1+   | 20      | I/O  | CMF Channel 1+ to ASIC      |
| Out_1-   | 19      | I/O  | CMF Channel 1- to ASIC      |
| ln_2+    | 4       | I/O  | CMF Channel 2+ to Connector |
| ln_2-    | 5       | I/O  | CMF Channel 2- to Connector |
| Out_2+   | 17      | I/O  | CMF Channel 2+ to ASIC      |
| Out_2-   | 16      | I/O  | CMF Channel 2- to ASIC      |
| ln_3+    | 6       | I/O  | CMF Channel 3+ to Connector |
| ln_3-    | 7       | I/O  | CMF Channel 3- to Connector |
| Out_3+   | 15      | I/O  | CMF Channel 3+ to ASIC      |
| Out_3-   | 14      | I/O  | CMF Channel 3- to ASIC      |
| ln_4+    | 9       | I/O  | CMF Channel 4+ to Connector |
| ln_4-    | 10      | I/O  | CMF Channel 4- to Connector |
| Out_4+   | 12      | I/O  | CMF Channel 4+ to ASIC      |
| Out_4-   | 11      | I/O  | CMF Channel 4- to ASIC      |
| GND1     | 3, 18   | GND  | Ground                      |
| GND2     | 8, 13   | GND  | Ground                      |

# **ABSOLUTE MAXIMUM RATINGS** (T<sub>A</sub> = $25^{\circ}$ C unless otherwise noted)

| Parameter                                                                          | Symbol            | Value       | Unit |
|------------------------------------------------------------------------------------|-------------------|-------------|------|
| Operating Temperature Range                                                        | T <sub>OP</sub>   | -40 to +85  | °C   |
| Storage Temperature Range                                                          | T <sub>STG</sub>  | -65 to +150 | °C   |
| ESD Discharge IEC61000-4-2 Contact Discharge                                       | V <sub>PP</sub>   | ±15         | kV   |
| Maximum Lead Temperature for Soldering Purposes<br>(1/8" from Case for 10 seconds) | TL                | 260         | °C   |
| DC Current per Line                                                                | I <sub>LINE</sub> | 100         | mA   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

| Symbol                                                                                          | Parameter                                                                                                                     | Test Conditions                                                                                                                                                | Min | Тур                   | Max | Unit             |
|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------|-----|------------------|
| I <sub>LEAK</sub>                                                                               | Channel Leakage Current                                                                                                       | T <sub>A</sub> = 25°C, V <sub>IN</sub> = 5 V, GND = 0 V                                                                                                        |     | 1                     | 1.0 | μA               |
| V <sub>F</sub>                                                                                  | Channel Negative Voltage                                                                                                      | $T_{A} = 25^{\circ}C, I_{F} = 10 \text{ mA}$                                                                                                                   | 0.1 |                       | 1.5 | V                |
| C <sub>IN</sub>                                                                                 | Channel Input Capacitance to Ground<br>(Pins 1, 2, 4, 5 to Pins 3, 8 and 6, 7, 9, 10 to<br>Pins 8, 13)                        | $T_A = 25^{\circ}C$ , At 1 MHz, GND = 0 V,<br>V <sub>IN</sub> = 1.65 V                                                                                         |     | 0.8                   | 1.3 | pF               |
| R <sub>CH</sub> Channel Resistance<br>(Pins 1–20, 2–19, 4–17, 5–16, 6–15, 7–14,<br>9–12, 10–11) |                                                                                                                               |                                                                                                                                                                |     | 8.0                   |     | Ω                |
| f <sub>3dB</sub>                                                                                | Differential Mode Cut-off Frequency                                                                                           | 50 $\Omega$ Source and Load Termination                                                                                                                        |     | 2.0                   |     | GHz              |
| Fatten                                                                                          | Common Mode Stop Band Attenuation                                                                                             | @ 800 MHz                                                                                                                                                      |     | 30                    |     | dB               |
| V <sub>ESD</sub>                                                                                | ESD Protection – Peak Discharge<br>Voltage at any channel input, in system:<br>Contact discharge per<br>IEC61000-4-2 standard | T <sub>A</sub> = 25°C<br>(Notes 1 and 2)<br>Pins 1, 2, 4, 5, 6, 7, 9, 10                                                                                       | ±15 |                       |     | kV               |
| V <sub>CL</sub>                                                                                 | TLP Clamping Voltage<br>(See Figure 12)                                                                                       | Forward $I_{PP} = 8 A$<br>Forward $I_{PP} = 16 A$<br>Forward $I_{PP} = -8 A$<br>Forward $I_{PP} = -16 A$                                                       |     | 12<br>18<br>-6<br>-12 |     | V<br>V<br>V<br>V |
| R <sub>DYN</sub>                                                                                | Dynamic Resistance<br>Positive Transients<br>Negative Transients                                                              | $\label{eq:TA} \begin{array}{l} T_A = 25^\circ C, \ I_{PP} = 1 \ A, \ t_P = 8/20 \ \mu s \\ Any \ I/O \ pin \ to \ Ground; \\ Notes \ 1 \ and \ 3 \end{array}$ |     | 1.36<br>0.6           |     |                  |
| V <sub>RWM</sub>                                                                                | Reverse Working Voltage                                                                                                       | (Note 3)                                                                                                                                                       |     |                       | 5.0 | V                |
| V <sub>BR</sub> Breakdown Voltage                                                               |                                                                                                                               | I <sub>T</sub> = 1 mA; (Note 4)                                                                                                                                | 5.6 |                       | 9.0 | V                |

#### ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 25°C unless otherwise noted)

Standard IEC61000-4-2 with C<sub>Discharge</sub> = 150 pF, R<sub>Discharge</sub> = 330, GND grounded.
These measurements performed with no external capacitor.
TVS devices are normally selected according to the working peak reverse voltage (V<sub>RWM</sub>), which should be equal to or greater than the DC or continuous peak operating voltage level.
V<sub>BR</sub> is measured at pulse test current I<sub>T</sub>.

# **TYPICAL CHARACTERISTICS**





Figure 4. Differential Return Loss vs. Frequency (Zdiff=100  $\Omega$ )





Figure 5. Differential Inter-Lane Cross-Coupling



Figure 6. Common Mode Inter-Lane Cross-Coupling



Figure 7. MIPI D-PHY LP Mode Test Setup



Figure 8. EMI4184 MIPI D-PHY LP Mode Measured Results



Figure 9. EMI4184 Eye Diagram Test Setup



Figure 10. EMI4184 Measured Eye Diagram @ 3.4Gbps (EVB through on left, EVB with EMI4184 on right)

# TRANSMISSION LINE PULSE (TLP) MEASUREMENTS

Transmission Line Pulse (TLP) provides current versus voltage (I-V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 11. TLP I-V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10 s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 12 where an 8 kV IEC61000-4-2 current waveform is compared with TLP current pulses at 8 and 16 A. A TLP curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels. Typical TLP I-V curves for the EMI4184 are shown in Figure 13.



Figure 11. Simplified Schematic of a Typical TLP System



Figure 12. Comparison Between 8 kV IEC61000-4-2 and 8 A and 16 A TLP Waveforms



Figure 13. Positive and Negative TLP Waveforms

## ESD VOLTAGE CLAMPING

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000–4–2 waveform. Since the IEC61000–4–2 was written as a pass/fail spec for larger systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to On Semiconductor Application Notes AND8307/D and AND8308/D.

| IEC61000-4-2 Spec. |                         |                              |                         |                         |  |  |  |
|--------------------|-------------------------|------------------------------|-------------------------|-------------------------|--|--|--|
| Level              | Test<br>Voltage<br>(kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |  |  |  |
| 1                  | 2                       | 7.5                          | 4                       | 2                       |  |  |  |
| 2                  | 4                       | 15                           | 8                       | 4                       |  |  |  |
| 3                  | 6                       | 22.5                         | 12                      | 6                       |  |  |  |
| 4                  | 8                       | 30                           | 16                      | 8                       |  |  |  |





Figure 14. Diagram of ESD Test Setup





Figure 16. ESD Clamping Voltage +8 kV per IEC6100-4-2 (external to internal pin)



Figure 17. ESD Clamping Voltage -8 kV per IEC6100-4-2 (external to internal pin)

#### PACKAGE DIMENSIONS



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

**ON Semiconductor** and **OD** are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemic.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights of others. SCILLC products are not designed, intended, or authorized for use as components intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and egacnable attorney fees arising out of, directly or indirectly, any claim of personal injury or death massociated with such unintended or unauthorized use, peven is such claim alleges that SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

For additional information, please contact your local Sales Representative